1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
|
/***************************************************************************
* __________ __ ___.
* Open \______ \ ____ ____ | | _\_ |__ _______ ___
* Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
* Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
* Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
* \/ \/ \/ \/ \/
* $Id$
*
* Copyright (C) 2008 by Jens Arnold
*
* This program is free software; you can redistribute it and/or
* modify it under the terms of the GNU General Public License
* as published by the Free Software Foundation; either version 2
* of the License, or (at your option) any later version.
*
* This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
* KIND, either express or implied.
*
****************************************************************************/
#include "as3525.h"
.text
.align 2
.global lcd_grey_data
.type lcd_grey_data,%function
/* A high performance function to write grey phase data to the display,
* one or multiple pixels.
*
* Arguments:
* r0 - pixel value data address
* r1 - pixel phase data address
* r2 - pixel block count
*
* Register usage:
* r3/r4 - current block of phases
* r5/r6 - current block of values
* r7 - lcd data accumulator
* r12 - phase signs mask
* lr - lcd bridge address
*/
lcd_grey_data:
stmfd sp!, {r4-r7, lr}
mov r12, #0x80
orr r12, r12, r12, lsl #8
orr r12, r12, r12, lsl #16
ldr lr, =GPIOA_BASE
mov r3, #(1<<5)
str r3, [lr, #(4*(1<<5))] @ set pin D/C# of LCD controller (data)
ldr lr, =DBOP_BASE
.greyloop:
ldmia r1, {r3-r4}
and r5, r12, r3 @ r5 = 3.......2.......1.......0.......
and r6, r12, r4 @ r6 = 7.......6.......5.......4.......
orr r5, r5, r6, lsr #4 @ r5 = 3...7...2...6...1...5...0...4...
orr r5, r5, r5, lsr #9 @ r5 = 3...7...23..67..12..56..01..45..
orr r5, r5, r5, lsr #9 @ r5 = 3...7...23..67..123.567.012.456.
orr r5, r5, r5, lsr #9 @ r5 = 3...7...23..67..123.567.01234567
and r5, r5, #0xff
orr r5, r5, r5, lsl #8 @ post processing for clipv1 LCD */
ldmia r0!, {r6-r7}
bic r3, r3, r12
add r3, r3, r6
bic r4, r4, r12
add r4, r4, r7
stmia r1!, {r3-r4}
strh r5, [lr, #0x10] @ DBOP_DOUT
1:
ldr r6, [lr, #0xC] @ DBOP_STAT
ands r6, r6, #(1<<6) @ wait until push fifo is full
bne 1b
subs r2, r2, #1
bne .greyloop
1:
ldr r5, [lr, #0xC] @ DBOP_STAT
ands r5, r5, #(1<<10) @ wait until push fifo empties
beq 1b
ldmfd sp!, {r4-r7, pc}
.size lcd_grey_data,.-lcd_grey_data
|