index
:
linux.git
master
Unnamed repository; edit this file 'description' to name the repository.
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
arch
/
arm
/
mm
/
context.c
Age
Commit message (
Expand
)
Author
2012-04-17
ARM: Remove current_mm per-cpu variable
Catalin Marinas
2012-04-17
ARM: Remove __ARCH_WANT_INTERRUPTS_ON_CTXSW on ASID-capable CPUs
Catalin Marinas
2012-04-17
ARM: Use TTBR1 instead of reserved context ID
Will Deacon
2011-12-08
ARM: LPAE: Add context switching support
Catalin Marinas
2011-09-13
locking, ARM: Annotate low level hw locks as raw
Thomas Gleixner
2011-06-09
Revert "ARM: 6944/1: mm: allow ASID 0 to be allocated to tasks"
Russell King
2011-06-09
Revert "ARM: 6943/1: mm: use TTBR1 instead of reserved context ID"
Russell King
2011-05-26
ARM: 6944/1: mm: allow ASID 0 to be allocated to tasks
Will Deacon
2011-05-26
ARM: 6943/1: mm: use TTBR1 instead of reserved context ID
Will Deacon
2010-02-15
ARM: 5905/1: ARM: Global ASID allocation on SMP
Catalin Marinas
2009-10-29
ARM: Fix errata 411920 workarounds
Russell King
2009-09-24
cpumask: use mm_cpumask() wrapper: arm
Rusty Russell
2007-05-09
Merge branches 'armv7', 'at91', 'misc' and 'omap' into devel
Russell King
2007-05-09
[ARM] armv7: add support for asid-tagged VIVT I-cache
Catalin Marinas
2007-05-08
[ARM] Fix ASID version switch
Russell King
2007-02-08
[ARM] 4128/1: Architecture compliant TTBR changing sequence
Catalin Marinas
2006-09-20
[ARM] Move mmu.c out of the way
Russell King