summaryrefslogtreecommitdiff
path: root/sound/soc/codecs/wm9712.c
diff options
context:
space:
mode:
authorCurtis Malainey <cujomalainey@chromium.org>2019-11-05 17:13:35 -0800
committerMark Brown <broonie@kernel.org>2019-11-11 13:02:06 +0000
commitba0b3a977ecf525231d36f2d9f3a6ea05c35090a (patch)
tree341e7425717c32d3e09685b9a54b07732efbb925 /sound/soc/codecs/wm9712.c
parent55229597a94531726878229ccfcd3fe4ec572dc3 (diff)
ASoC: rt5677: Set ADC clock to use PLL and enable ASRC
Use the PLL to kept the correct 24M clock rate so frequency shift does not occur when using the DSP VAD. Signed-off-by: Curtis Malainey <cujomalainey@chromium.org> Link: https://lore.kernel.org/r/20191106011335.223061-11-cujomalainey@chromium.org Signed-off-by: Mark Brown <broonie@kernel.org>
Diffstat (limited to 'sound/soc/codecs/wm9712.c')
0 files changed, 0 insertions, 0 deletions