summaryrefslogtreecommitdiff
path: root/arch/ia64/include/asm/mmiowb.h
diff options
context:
space:
mode:
authorWill Deacon <will.deacon@arm.com>2019-02-22 13:37:21 +0000
committerWill Deacon <will.deacon@arm.com>2019-04-08 12:00:32 +0100
commit49ca6462fc9e0f5a67cd96eeddd844efc3fb33b9 (patch)
treee4e9054283eee93d05a3b371fc2fa7db4fa15d97 /arch/ia64/include/asm/mmiowb.h
parent346e91ee090b07da8d15e36bc3169ddea6968713 (diff)
ia64/mmiowb: Add unconditional mmiowb() to arch_spin_unlock()
The mmiowb() macro is horribly difficult to use and drivers will continue to work most of the time if they omit a call when it is required. Rather than rely on driver authors getting this right, push mmiowb() into arch_spin_unlock() for ia64. If this is deemed to be a performance issue, a subsequent optimisation could make use of ARCH_HAS_MMIOWB to elide the barrier in cases where no I/O writes were performed inside the critical section. Acked-by: Linus Torvalds <torvalds@linux-foundation.org> Signed-off-by: Will Deacon <will.deacon@arm.com>
Diffstat (limited to 'arch/ia64/include/asm/mmiowb.h')
-rw-r--r--arch/ia64/include/asm/mmiowb.h25
1 files changed, 25 insertions, 0 deletions
diff --git a/arch/ia64/include/asm/mmiowb.h b/arch/ia64/include/asm/mmiowb.h
new file mode 100644
index 000000000000..297b85ac84a0
--- /dev/null
+++ b/arch/ia64/include/asm/mmiowb.h
@@ -0,0 +1,25 @@
+/* SPDX-License-Identifier: GPL-2.0 */
+
+#ifndef _ASM_IA64_MMIOWB_H
+#define _ASM_IA64_MMIOWB_H
+
+#include <asm/machvec.h>
+
+/**
+ * ___ia64_mmiowb - I/O write barrier
+ *
+ * Ensure ordering of I/O space writes. This will make sure that writes
+ * following the barrier will arrive after all previous writes. For most
+ * ia64 platforms, this is a simple 'mf.a' instruction.
+ */
+static inline void ___ia64_mmiowb(void)
+{
+ ia64_mfa();
+}
+
+#define __ia64_mmiowb ___ia64_mmiowb
+#define mmiowb() platform_mmiowb()
+
+#include <asm-generic/mmiowb.h>
+
+#endif /* _ASM_IA64_MMIOWB_H */